Atjaunināt sīkdatņu piekrišanu

Advanced Techniques for Assertion-Based Verification in Hardware Designs Using Data Mining Algorithms [Hardback]

  • Formāts: Hardback, 96 pages, height x width: 235x155 mm, 22 Illustrations, color; 1 Illustrations, black and white; XI, 96 p. 23 illus., 22 illus. in color., 1 Hardback
  • Izdošanas datums: 02-Jul-2025
  • Izdevniecība: Springer International Publishing AG
  • ISBN-10: 3031904095
  • ISBN-13: 9783031904097
  • Hardback
  • Cena: 91,53 €*
  • * ši ir gala cena, t.i., netiek piemērotas nekādas papildus atlaides
  • Standarta cena: 107,69 €
  • Ietaupiet 15%
  • Grāmatu piegādes laiks ir 3-4 nedēļas, ja grāmata ir uz vietas izdevniecības noliktavā. Ja izdevējam nepieciešams publicēt jaunu tirāžu, grāmatas piegāde var aizkavēties.
  • Daudzums:
  • Ielikt grozā
  • Piegādes laiks - 4-6 nedēļas
  • Pievienot vēlmju sarakstam
  • Formāts: Hardback, 96 pages, height x width: 235x155 mm, 22 Illustrations, color; 1 Illustrations, black and white; XI, 96 p. 23 illus., 22 illus. in color., 1 Hardback
  • Izdošanas datums: 02-Jul-2025
  • Izdevniecība: Springer International Publishing AG
  • ISBN-10: 3031904095
  • ISBN-13: 9783031904097
This book introduces leading-edge techniques for verifying the complex electronic systems used in industries such as aerospace, automotive, and medical devices, and ensuring the safety and security of these systems. By focusing on advanced verification and security verification methods, the author addresses the critical need to detect and prevent potential bugs, errors, and vulnerabilities such as Hardware Trojans in embedded systems. With an emphasis on innovative approaches to assertion-based verification, this book provides valuable insights for engineers, researchers, and professionals dedicated to enhancing the functional verification, security, and trustworthiness of critical technological systems.





The methods described in this book address key shortcomings in current automatic assertion miners used for assertion-based verification, such as long execution times, excessive and redundant assertion generation, and inconsistency among generated assertions. The author discusses several innovative methods, tools and techniques, such as ARTmine, IMMizer, and Dominance, which enhance functional verification, and facilitate the automatic generation, evaluation, and minimization of assertions. Additionally, novel techniques are introduced for security verification, including a security-based assertion miner for RISC-V processors and ADAssure for debugging and bug localization in autonomous driving control algorithms of autonomous vehicles.
Introduction.- Background.- State-of-the-art.- Automatic Generation of
Assertions for Functional Verification.- Automatic Evaluation and
Minimization of Assertions.- Automatic Generation of Assertions for Security
Verification.- Conclusion and Future Directions.
Mohammad Reza Heidari Iman is currently a postdoctoral researcher at TIMA Laboratory, Grenoble, France. He earned his PhD from Tallinn University of Technology, Estonia, in August 2024. His research interests include verification and assertion-based verification in safety-critical embedded systems, hardware security, and the application of AI in hardware security and verification. He is a program committee member for conferences such as ETS and IOLTS and also serves as a reviewer for leading journals and conferences, including IEEE TCAD, DATE, ETS, VLSI-SoC, IOLTS, and CODES+ISSS.