Atjaunināt sīkdatņu piekrišanu

Analog Integrated Circuit Design Automation: Placement, Routing and Parasitic Extraction Techniques 1st ed. 2017 [Hardback]

  • Formāts: Hardback, 207 pages, height x width: 235x155 mm, weight: 4616 g, 79 Illustrations, color; 29 Illustrations, black and white; XVI, 207 p. 108 illus., 79 illus. in color., 1 Hardback
  • Izdošanas datums: 02-Aug-2016
  • Izdevniecība: Springer International Publishing AG
  • ISBN-10: 331934059X
  • ISBN-13: 9783319340593
Citas grāmatas par šo tēmu:
  • Hardback
  • Cena: 91,53 €*
  • * ši ir gala cena, t.i., netiek piemērotas nekādas papildus atlaides
  • Standarta cena: 107,69 €
  • Ietaupiet 15%
  • Grāmatu piegādes laiks ir 3-4 nedēļas, ja grāmata ir uz vietas izdevniecības noliktavā. Ja izdevējam nepieciešams publicēt jaunu tirāžu, grāmatas piegāde var aizkavēties.
  • Daudzums:
  • Ielikt grozā
  • Piegādes laiks - 4-6 nedēļas
  • Pievienot vēlmju sarakstam
  • Formāts: Hardback, 207 pages, height x width: 235x155 mm, weight: 4616 g, 79 Illustrations, color; 29 Illustrations, black and white; XVI, 207 p. 108 illus., 79 illus. in color., 1 Hardback
  • Izdošanas datums: 02-Aug-2016
  • Izdevniecība: Springer International Publishing AG
  • ISBN-10: 331934059X
  • ISBN-13: 9783319340593
Citas grāmatas par šo tēmu:
This book introduces readers to a variety of tools for analog layout design automation. After discussing the placement and routing problem in electronic design automation (EDA), the authors overview a variety of automatic layout generation tools, as well as the most recent advances in analog layout-aware circuit sizing. The discussion includes different methods for automatic placement (a template-based Placer and an optimization-based Placer), a fully-automatic Router and an empirical-based Parasitic Extractor. The concepts and algorithms of all the modules are thoroughly described, enabling readers to reproduce the methodologies, improve the quality of their designs, or use them as starting point for a new tool. All the methods described are applied to practical examples for a 130nm design process, as well as placement and routing benchmark sets.

1 Introduction.- 2 State-of-the-Art on Analog Layout Automation.- 3 AIDA-L: Architecture and Integration.- 4 Template-based Placer.- 5 Optimization-based Placer.- 6 Fully-Automatic Router.- 7 Empirical-based Parasitic Extractor.- 8 Experimental Results.- 9 Conclusions and Future Work.

1 Introduction.- 2 State-of-the-Art on Analog Layout Automation.- 3 AIDA-L: Architecture and Integration.- 4 Template-based Placer.- 5 Optimization-based Placer.- 6 Fully-Automatic Router.- 7 Empirical-based Parasitic Extractor.- 8 Experimental Results.- 9 Conclusions and Future Work.

Ricardo Martins is a Ph.D candidate in the Integrated Circuits group, within the Instituto de Telecomunicaēões in Lisbon, Portugal.





Nuno Lourenēo is a Post-Doctoral Researcher in the Integrated Circuits group, within the Instituto de Telecomunicaēões in Lisbon, Portugal.





Nuno Horta is Assistant Professor and Senior Researcher in the Integrated Circuits group, within the Instituto de Telecomunicaēões in Lisbon, Portugal.