|
|
|
Robust Low Power Emlbedded SRAM Design: From System to Memory Cell |
|
|
1 | (1) |
|
|
|
Variability in Advanced Nanometer Technologies: Challeuges and Solutions |
|
|
2 | (1) |
|
|
Subthreshold Circuit Design for Ultar-Low-Power Applications |
|
|
3 | (1) |
|
|
|
|
System (!AMS Extensions: New Language New Methods New Applications |
|
|
4 | (1) |
|
|
|
|
Session 1: Variability & Statistical Timing |
|
|
|
Process Variation Aware Performance Analysis of Asynchronous Circuits Considering Spatial Correlation |
|
|
5 | (11) |
|
|
|
|
|
Interpreting SSTA Results with Correlation |
|
|
16 | (10) |
|
|
|
|
|
Residue Arithmetic for Variation-Tolerant Design of Multiply-Add Units |
|
|
26 | (10) |
|
|
|
Exponent Monte Carlo for Quick Statistical Cirrcuit Simulation |
|
|
36 | (10) |
|
|
|
|
|
|
Poster Session 1: Circuit Level Techniques |
|
|
|
Clock Repeater Characterization for Jitter-Aware Clock Tree Synthesis |
|
|
46 | (10) |
|
|
|
A Hardware Implementation of the User-Centric Display Energy Management |
|
|
56 | (10) |
|
|
|
|
|
On-chip Thermal Modeling Based on SPICE Simulation |
|
|
66 | (10) |
|
|
|
|
|
|
Switching Noise Optimization in the Wake-Up Phase of Leakage-Aware Power Gating Structures |
|
|
76 | (10) |
|
|
|
|
Session 2: Power Management |
|
|
|
Application-Specific Temperature Reduction Systematic Methodology for 2D and 3D Networks-on-Chip |
|
|
86 | (10) |
|
|
|
|
Data-Driven Clock Gating for Digital Filters |
|
|
96 | (10) |
|
|
|
|
|
|
Power Management and Its Impact on Power Supply Noise |
|
|
106 | (10) |
|
|
|
Assertive Dynamic Power Management (AsDPM) Strategy for Globally Scheduled RT Multiprocessor Systems |
|
|
116 | (11) |
|
|
|
|
|
|
Session 3: Low Power Circuits & Technology |
|
|
|
Design Optimization of Low-Power 90nm CMOS SOC Application Using 0.5V Bulk PMOS Dynamic-Threshold with Dual Threshold (MTCMOS): BP-DTMOS-DT Technique |
|
|
127 | (9) |
|
|
|
Crosstalk in High-Performance Asynchronous Designs |
|
|
136 | (10) |
|
|
|
|
Modeling and Reducing EMI in GALS and Synchronous Systems |
|
|
146 | (10) |
|
|
|
|
|
Low-Power Dual-Edge Triggered State Retention Scan Flip-Flop |
|
|
156 | (9) |
|
Hossein Karimiyan Alidash |
|
|
|
|
Poster Session 2: System Level Techniques |
|
|
|
Multi-granularity NoC Simulation Framework for Early Phase Exploration of SDR Hardware Platforms |
|
|
165 | (10) |
|
|
|
|
|
|
|
|
Dynamic Data Type Optimization and Memory Assignment Methodologies |
|
|
175 | (11) |
|
|
|
|
|
|
|
Accelerating Embedded Software Power Profiling Using Run-Time Power Emulation |
|
|
186 | (10) |
|
|
|
|
|
|
Write Invalidation Analysis in Chip Multiprocessors |
|
|
196 | (10) |
|
|
|
Practical Design Space Exploration of an H264 Decoder for Handheld Devices Using a Virtual Platform |
|
|
206 | (10) |
|
|
|
|
|
|
|
|
BSAA: A Switching Activity Analysis and Visualisation Tool for SoC Power Optimisation |
|
|
216 | (11) |
|
|
|
|
Session 4: Power & Timing Optimization Techniques |
|
|
|
Reducing Timing Overhead in Simultaneously Clock-Gated and Power-Gated Designs by Placement-A ware Clustering |
|
|
227 | (10) |
|
|
|
|
|
|
Low Energy Voltage Dithering in Dual Vpp Circuits |
|
|
237 | (10) |
|
|
|
|
|
Product On-Chip Process Compensation for Low Power and Yield Enhancement |
|
|
247 | (9) |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Session 5: Self-timed Circuits |
|
|
|
Low-Power Soft Error Hardened Latch |
|
|
256 | (10) |
|
Hossein Karimiyan Alidash |
|
|
|
Digital Timing Slack Monitors and Their Specific Insertion Flow for Adaptive Compensation of Variabilities |
|
|
266 | (10) |
|
|
|
|
|
|
|
|
Quasi-Delay-Insensitive Computing Device: Methodological Aspects and Practical Implementation |
|
|
276 | (10) |
|
|
|
|
|
|
|
The Magic Rule of Tiles: Virtual Delay Insensitivity |
|
|
286 | (11) |
|
|
|
|
|
Session 6: Low Power Circuit Analysis & Optimization |
|
|
|
Analysis of Power Consumption Using a New Methodology for the Capacitance Modeling of Complex Logic Gates |
|
|
297 | (10) |
|
|
Joao Batista dos Santos Martins |
|
|
Ricardo Augusto da Luz Reis |
|
|
|
A New Methodology for Power-Aware Transistor Sizing: Free Power Recovery (FPR) |
|
|
307 | (10) |
|
|
|
|
|
|
|
|
|
Routing Resistance Influence in Loading Effect on Leakage Analysis |
|
|
317 | (9) |
|
|
|
|
Session 7: Low Power Design Studies |
|
|
|
Processor Customization for Software Implementation of the AES Algorithm for Wireless Sensor Networks |
|
|
326 | (10) |
|
|
|
|
|
|
An On-Chip Multi-mode Buck DC-DC Converter for Fine-Grain DVS on a Multi-power Domain SoC Using a 65-nm Standard CMOS Logic Process |
|
|
336 | (11) |
|
|
|
|
|
|
|
Energy Dissipation Reduction of a Cardiac Event Detector in the Sub-V, Domain By Architectural Folding |
|
|
347 | (10) |
|
|
|
|
|
|
|
A New Optimized High-Speed Low-Power Data-Driven Dynamic (D3L) 32-Bit Kogge-Stone Adder |
|
|
357 | (10) |
|
|
Author Index |
|
367 | |